Trigger Receiver Module Status and Control Registers
|
Name
|
Address
|
Mode
|
Bit slice
|
Description
|
Control
|
0x3000
|
RW
|
[15:13]
|
Unused
|
RW
|
[12]
|
Trigger Input Mask Enable. Default=0
|
RW
|
[11]
|
L1a message mask. Default=1
|
RW
|
[10]
|
L2 Timeout FIFO storage mask. Default=1
|
RW
|
[9]
|
L2r FIFO storage mask. Default=1
|
RW
|
[8]
|
L2a FIFO storage mask. Default=1
|
RW
|
[7:4]
|
Unused
|
RW
|
[3]
|
L0 support. Default=1
|
RW
|
[2]
|
Enable RoI decoding. Default=0
|
RW
|
[1]
|
Disable_error_masking. Default=0
|
RW
|
[0]
|
Serial B channel on/off. Default=1
|
Control
|
0x3001
|
R
|
[15:8]
|
Trigger Receiver Version. Default=0x13
|
R
|
[7:4]
|
CDH version. Default=0x2
|
R
|
[3]
|
Not Used
|
R
|
[2]
|
Busy (receiving sequence) -
|
R
|
[1]
|
Run Active -
|
R
|
[0]
|
Bunch_counter overflow -
|
Module Reset
|
0x3002
|
T
|
N/A
|
Reset Module
|
Reset Counters
|
0x3008
|
T
|
N/A
|
Write to this registers will reset the counters in the module
|
Issue Testmode
|
0x300A
|
T
|
N/A
|
Debug: Issues testmode sequence. Note that serialB channel input MUST be disabled when using this feature.
|
L1_Latency
|
0x300C
|
RW
|
[15:12]
|
Uncertainty region +- N. default value 0x2 (50 ns)
|
RW
|
[11:0]
|
Latency from L0 to L1. default value 0x0D4 (5.3 us)
|
L2_Latency MAX
|
0x300E
|
RW
|
[15:0]
|
Max Latency from BC0 to L2. default value 0x4E20 (500 us)
|
L2_Latency MIN
|
0x300F
|
RW
|
[15:0]
|
Min Latency from BC0 to L2. default value 0x0C80 (80 us)
|
L1_msg_latency MAX
|
0x3012
|
RW
|
[15:0]
|
Max Latency from BC0 to L1 msg. default value 0x0028 (1 us)
|
L1_msg_latency MIN
|
0x3013
|
RW
|
[15:0]
|
Min Latency from BC0 to L1 msg. default value 0x0F8 (6.2 us)
|
Pre_pulse_counter
|
0x3016
|
R
|
[15:0]
|
Number of decoded pre-pulses.
|
BCID_Local
|
0x3018
|
R
|
[11:0]
|
Number of bunchcrossings at arrival of L1 trigger.
|
L0_counter
|
0x301A
|
R
|
[15:0]
|
Number of L0 triggers
|
L1_counter
|
0x301C
|
R
|
[15:0]
|
Number of L1 triggers
|
L1_msg_counter
|
0x301E
|
R
|
[15:0]
|
Number of successfully decoded L1 messages
|
L2a_counter
|
0x3020
|
R
|
[15:0]
|
Number of successfully decoded L2a messages
|
L2r_counter
|
0x3022
|
R
|
[15:0]
|
Number of successfully decoded L2r messages
|
Bunchcounter
|
0x3026
|
R
|
[11:0]
|
Debug: Number of bunchcrossings
|
SingleHammingErrorCnt
|
0x302C
|
R
|
[15:0]
|
Number of single bit hamming errors
|
DoubleHammingErrorCnt
|
0x302D
|
R
|
[15:0]
|
Number of double bit hamming errors
|
MsgDecodingErrorCnt
|
0x302E
|
R
|
[15:0]
|
Number of message decoding errors
|
SeqTimoutErrorCnt
|
0x302F
|
R
|
[15:0]
|
Number of errors related to sequence and timeouts.
|
Buffered_events
|
0x3040
|
R
|
[4:0]
|
Number of events stored in the FIFO.
|
DAQ_Header01
|
0x3042
|
R
|
[15:0]
|
Latest received DAQ Header 1 [15:0]
|
DAQ_Header01
|
0x3043
|
R
|
[15:0]
|
Latest received DAQ Header 1 [31:16]
|
DAQ_Header02
|
0x3044
|
R
|
[15:0]
|
Latest received DAQ Header 2 [15:0]
|
DAQ_Header02
|
0x3045
|
R
|
[15:0]
|
Latest received DAQ Header 2 [31:16]
|
DAQ_Header03
|
0x3046
|
R
|
[15:0]
|
Latest received DAQ Header 3 [15:0]
|
DAQ_Header03
|
0x3047
|
R
|
[15:0]
|
Latest received DAQ Header 3 [31:16]
|
DAQ_Header04
|
0x3048
|
R
|
[15:0]
|
Latest received DAQ Header 4 [15:0]
|
DAQ_Header04
|
0x3049
|
R
|
[15:0]
|
Latest received DAQ Header 4 [31:16]
|
DAQ_Header05
|
0x304a
|
R
|
[15:0]
|
Latest received DAQ Header 5 [15:0]
|
DAQ_Header05
|
0x304b
|
R
|
[15:0]
|
Latest received DAQ Header 5 [31:16]
|
DAQ_Header06
|
0x304c
|
R
|
[15:0]
|
Latest received DAQ Header 6 [15:0]
|
DAQ_Header06
|
0x304d
|
R
|
[15:0]
|
Latest received DAQ Header 6 [31:16]
|
DAQ_Header07
|
0x304e
|
R
|
[15:0]
|
Latest received DAQ Header 7 [15:0]
|
DAQ_Header07
|
0x304f
|
R
|
[15:0]
|
Latest received DAQ Header 7 [31:16]
|
Event_info
|
0x4051
|
R
|
[12:0]
|
Latest Received Event information:
|
|
R
|
[12]
|
Include payload
|
R
|
[11]
|
Event has L2 Accept trigger
|
R
|
[10]
|
Event has L2 Reject trigger
|
R
|
[9]
|
Calibration trigger event
|
R
|
[8]
|
Software trigger event
|
R
|
[4:7]
|
Calibration/SW trigger type (= RoC)
|
R
|
[3]
|
NA(=‘0’)
|
R
|
[2]
|
NA(=‘0’)
|
R
|
[1]
|
Region of Interest announced (=ESR)
|
R
|
[0]
|
NA(=’0’)
|
Event_error
|
0x4053
|
R
|
[15:0]
|
Latest Received Event error conditions:
|
|
R
|
[15]
|
L1 message arrives outside legal timeslot
|
R
|
[14]
|
Missing L1
|
R
|
[13]
|
Boundary L1
|
R
|
[12]
|
Spurious L1
|
R
|
[11]
|
Missing L0
|
R
|
[10]
|
Spurious L0
|
R
|
[9]
|
TTCrx Address Error (not X”0003”)
|
R
|
[8]
|
NA (= ‘0’)
|
R
|
[7]
|
Incomplete L2a Message
|
R
|
[6]
|
Incomplete L1 Message
|
R
|
[5]
|
Unknown Message Address Received
|
R
|
[4]
|
Double Bit Hamming Error Broadcast.
|
R
|
[3]
|
Single Bit Hamming Error Broadcast.
|
R
|
[2]
|
Double Bit Hamming Error Individually Addr.
|
R
|
[1]
|
Single Bit Hamming Error Individually Addr.
|
R
|
[0]
|
Serial B Stop Bit Error
|
Event_error
|
0x4054
|
R
|
[8:0]
|
Latest Received Event error conditions:
|
|
R
|
[8]
|
NA (= ‘0’)
|
R
|
[7]
|
L2 message content error
|
R
|
[6]
|
L1 message content error
|
R
|
[5]
|
Prepulse error (=0; possible future use)
|
R
|
[4]
|
NA (= ‘0’)
|
R
|
[3]
|
NA (= ‘0’)
|
R
|
[2]
|
L2 message missing/timeout
|
R
|
[1]
|
L2 message arrives outside legal timeslot
|
R
|
[0]
|
L1 message missing/timeout
|