Cadence Virtuoso overview: Difference between revisions
No edit summary |
|||
Line 1: | Line 1: | ||
=Analog IC design flow using Cadence from basics(Schematic capture, Netlist extraction, Simulating using ELDO, Layout, Signoff Layout)= | =Analog IC design flow using Cadence from basics (Schematic capture, Netlist extraction, Simulating using ELDO, Layout, Signoff Layout)= | ||
[[ TSMC 130nm process ]] | [[ TSMC 130nm process ]] | ||
[[ IHP 130nm process ]] | |||
[[ AMS 350nm process ]] | [[ AMS 350nm process ]] | ||
=Helpful stuff= | =Helpful stuff= |
Revision as of 11:38, 25 August 2015
Analog IC design flow using Cadence from basics (Schematic capture, Netlist extraction, Simulating using ELDO, Layout, Signoff Layout)
Helpful stuff
Transistor operating point printer - Script to extract transistor operating point parameters after simulation.